

## TPS56220x 4.5 V to 17 V Input, 2-A Synchronous Step-Down Voltage Regulator in SOT-23

Check for Samples: TPS562200, TPS562209

#### **FEATURES**

- D-CAP2<sup>™</sup> Mode Control with 650-kHz Switching Frequency
- Input Voltage Range: 4.5 V to 17 V
- Output Voltage Range: 0.76 V to 7 V
- Integrated 122-mΩ and 72-mΩ FETs
- Advanced Eco-mode<sup>™</sup> Pulse-skip (TPS562200)
- Low Shutdown Current Less than 10 μA
- 2% Feedback Voltage Accuracy (25°C)
- Startup from Pre-Biased Output Voltage
- Cycle-By-Cycle Hiccup Over-current Limit
- Non-latch OVP, UVLO and TSD Protections
- Fixed Soft Start: 1 ms

#### **APPLICATIONS**

- Digital TV Power Supply
- High Definition Blu-ray Disc™ Players
- Networking Home Terminal
- Digital Set Top Box (STB)

#### TPS562200 Efficiency



#### **Simplified Schematic**



#### DESCRIPTION

The TPS562200 and TPS562209 are simple, easy-touse, 2 A synchronous step-down (buck) converters in SOT-23 package.

The devices are optimized to operate with minimum external component counts and also optimized to achieve low standby current.

These switch mode power supply (SMPS) devices employ D-CAP2 mode control providing a fast transient response and supporting both low equivalent series resistance (ESR) output capacitors such as specialty polymer and ultra-low ESR ceramic capacitors with no external compensation components.

TPS562200 operates in Advanced Eco-mode, which maintains high efficiency during light load operation. TPS562209 always operates in continuous conduction mode, which doesn't increase the output ripple voltage in light load. The TPS562200 and TPS562209 are available in a 6-pin 1.6 x 2.9mm SOT (DDC) package, and specified from -40°C to 85°C of ambient temperature.

#### **Load Transient Response**



| ORDER NUMBER  | PACKAGE (PIN) | BODY SIZE     |  |  |  |
|---------------|---------------|---------------|--|--|--|
| TPS562200DDCT |               |               |  |  |  |
| TPS562200DDCR | DDC (6)       | 1 6mm v 2 0mm |  |  |  |
| TPS562209DDCT | DDC (6)       | 1,6mm x 2,9mm |  |  |  |
| TPS562209DDCR |               |               |  |  |  |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

D-CAP2, Eco-mode are trademarks of Texas Instruments.

Blu-ray Disc is a trademark of Blu-ray Disc Association.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **PIN ASSIGNMENTS**

# DDC PACKAGE (TOP VIEW)



#### **PIN FUNCTIONS**

| PIN  |        | DESCRIPTION                                                                                                                                                   |  |  |  |  |  |  |
|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME | NUMBER | DESCRIPTION                                                                                                                                                   |  |  |  |  |  |  |
| GND  | 1      | Ground pin Source terminal of low-side power NFET as well as the ground terminal for controller circuit. Connect sensitive VFB to this GND at a single point. |  |  |  |  |  |  |
| SW   | 2      | Switch node connection between high-side NFET and low-side NFET.                                                                                              |  |  |  |  |  |  |
| VIN  | 3      | Input voltage supply pin. The drain terminal of high-side power NFET.                                                                                         |  |  |  |  |  |  |
| VFB  | 4      | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                           |  |  |  |  |  |  |
| EN   | 5      | Enable input control. Active high and must be pulled up to enable the device.                                                                                 |  |  |  |  |  |  |
| VBST | 6      | Supply input for the high-side NFET gate drive circuit. Connect a 0.1µF capacitor between VBST and SW pins.                                                   |  |  |  |  |  |  |

Submit Documentation Feedback



#### **FUNCTIONAL BLOCK DIAGRAM TPS562200**





#### **FUNCTIONAL BLOCK DIAGRAM TPS562209**





## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                                |                        | V   | ALUE                                                                                                                                                                        | LINUT |
|------------------------------------------------|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                                |                        | MI  | MIN         MAX           -0.3         19           -0.3         25           -0.3         27           -0.3         6.5           -0.3         6.5           -2         19 | UNIT  |
|                                                | VIN, EN                | -0. | 3 19                                                                                                                                                                        | V     |
|                                                | VBST                   | -0. | 3 25                                                                                                                                                                        | V     |
|                                                | VBST (10 ns transient) | -0. | 3 27                                                                                                                                                                        | V     |
| Input voltage range                            | VBST (vs SW)           | -0. | 3 6.5                                                                                                                                                                       | V     |
|                                                | VFB                    | -0. | 3 6.5                                                                                                                                                                       | V     |
|                                                | SW                     | _   | -2 19                                                                                                                                                                       | V     |
|                                                | SW (10 ns transient)   | -3. | 5 21                                                                                                                                                                        | V     |
| Operating junction temperature, T <sub>J</sub> |                        | -4  | 0 150                                                                                                                                                                       | °C    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### HANDLING RATINGS

| PARAMETER        | DEFINITION                 | MIN         | MAX | UNIT |
|------------------|----------------------------|-------------|-----|------|
| T <sub>stg</sub> | Storage temperature        | <b>-</b> 55 | 150 | °C   |
| L6D              | Human Body Model (HBM)     |             | 2   | kV   |
| ESD              | Charged Device Model (CDM) |             | 500 | V    |

#### THERMAL INFORMATION

|                  | THERMAL METRIC (1)                           | TPS562200,<br>TPS562209 | UNITS |
|------------------|----------------------------------------------|-------------------------|-------|
|                  |                                              | DDC (6 PINS)            |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 109.2                   |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 44.5                    |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 57.3                    | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 2.3                     |       |
| ΨЈВ              | Junction-to-board characterization parameter | 60.4                    |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                |                                |                        | MIN  | MAX | UNIT |
|----------------|--------------------------------|------------------------|------|-----|------|
| $V_{IN}$       | Supply input voltage r         | ange                   | 4.5  | 17  | V    |
|                |                                | VBST                   | -0.1 | 23  |      |
|                |                                | VBST (10 ns transient) | -0.1 | 26  |      |
|                |                                | VBST(vs SW)            | -0.1 | 6   |      |
| $V_{I}$        | Input voltage range            | EN                     | -0.1 | 17  | V    |
|                |                                | VFB                    | -0.1 | 5.5 |      |
|                |                                | SW                     | -1.8 | 17  |      |
|                |                                | SW (10 ns transient)   | -3.5 | 20  |      |
| T <sub>A</sub> | Operating free-air temperature |                        |      |     | °C   |

Copyright © 2014, Texas Instruments Incorporated Submit Docum



#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VIN = 12V (unless otherwise noted)

|                           | PARAMETER                         | TEST CONDITION                                                                       | ıs                                                     | MIN  | TYP  | MAX  | UNIT |  |  |
|---------------------------|-----------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------|------|------|------|------|--|--|
| SUPPL                     | Y CURRENT                         |                                                                                      |                                                        |      |      | -    |      |  |  |
|                           | Operating – non-switching         | V <sub>IN</sub> current, T <sub>A</sub> = 25°C, EN = 5V, V <sub>FB</sub> =           | TPS562200                                              |      | 230  | 330  |      |  |  |
| I <sub>(VIN)</sub>        | supply current                    | 0.8 V                                                                                | TPS562209                                              |      | 650  | 900  | μA   |  |  |
| I <sub>(VINSD</sub><br>N) | Shutdown supply current           | $V_{IN}$ current, $T_A = 25$ °C, $EN = 0$ V                                          | <sub>IN</sub> current, T <sub>A</sub> = 25°C, EN = 0 V |      |      |      |      |  |  |
| LOGIC                     | THRESHOLD                         |                                                                                      |                                                        |      |      |      |      |  |  |
| V <sub>EN(H)</sub>        | EN high-level input voltage       | EN                                                                                   |                                                        | 1.6  |      |      | V    |  |  |
| $V_{EN(L)}$               | EN low-level input voltage        | EN                                                                                   |                                                        |      |      | 0.6  | V    |  |  |
| R <sub>EN</sub>           | EN pin resistance to GND          | V <sub>EN</sub> = 12 V                                                               |                                                        | 225  | 350  | 800  | kΩ   |  |  |
| V <sub>FB</sub> VO        | LTAGE AND DISCHARGE F             | RESISTANCE                                                                           |                                                        |      |      |      |      |  |  |
| V <sub>FB(TH</sub>        | V <sub>FB</sub> threshold voltage | $T_A = 25^{\circ}C$ , $V_O = 1.05$ V, $I_O = 10$ mA, Ecomode <sup>TM</sup> operation | TPS562200                                              |      | 772  |      | mV   |  |  |
| )                         |                                   | $T_A = 25$ °C, $V_O = 1.05$ V, continuous mode                                       | operation                                              | 749  | 765  | 781  | mV   |  |  |
| $I_{(VFB)}$               | V <sub>FB</sub> input current     | V <sub>FB</sub> = 0.8V, T <sub>A</sub> = 25°C                                        | / <sub>FB</sub> = 0.8V, T <sub>A</sub> = 25°C          |      |      |      | μΑ   |  |  |
| MOSFE                     | T                                 |                                                                                      |                                                        |      |      |      |      |  |  |
| $R_{DS(on)}$              | High side switch resistance       | $T_A = 25$ °C, $V_{BST} - SW = 5.5 V$                                                | <sub>A</sub> = 25°C, V <sub>BST</sub> – SW = 5.5 V     |      |      |      |      |  |  |
| R <sub>DS(on</sub>        | Low side switch resistance        | T <sub>A</sub> = 25°C                                                                |                                                        | 72   |      | mΩ   |      |  |  |
| CURRE                     | ENT LIMIT                         |                                                                                      |                                                        |      |      |      |      |  |  |
| I <sub>ocl</sub>          | Current limit (1)                 | DC current, $V_{OUT} = 1.05 \text{ V}$ , $L_{OUT} = 2.2 \mu\text{F}$                 |                                                        | 2.5  | 3.2  | 4.3  | Α    |  |  |
| THERM                     | MAL SHUTDOWN                      |                                                                                      |                                                        |      |      |      |      |  |  |
| T                         | Thermal shutdown                  | Shutdown temperature                                                                 |                                                        | 155  |      | °C   |      |  |  |
| T <sub>SDN</sub>          | threshold (1)                     | Hysteresis                                                                           |                                                        | 35   |      | C    |      |  |  |
| ON-TIM                    | ME TIMER CONTROL                  |                                                                                      |                                                        |      |      |      |      |  |  |
| $t_{ON}$                  | On time                           | V <sub>IN</sub> = 12 V, V <sub>O</sub> = 1.05 V                                      |                                                        |      | 150  |      | ns   |  |  |
| t <sub>OFF(MI</sub><br>N) | Minimum off time                  | T <sub>A</sub> = 25°C, V <sub>FB</sub> = 0.5 V                                       |                                                        | 260  | 310  | ns   |      |  |  |
| SOFT S                    | START                             |                                                                                      |                                                        |      |      |      |      |  |  |
| t <sub>ss</sub>           | Soft-start time                   | Internal soft-start time                                                             | 0.7                                                    | 1    | 1.3  | ms   |      |  |  |
| OUTPL                     | JT UNDERVOLTAGE AND O             | VERVOLTAGE PROTECTION                                                                |                                                        |      |      |      |      |  |  |
| V <sub>OVP</sub>          | Output OVP threshold              | OVP Detect (L > H)                                                                   |                                                        |      | 125% |      |      |  |  |
| $V_{UVP}$                 | Output Hiccup threshold           | Hiccup detect (H > L)                                                                |                                                        |      |      |      |      |  |  |
| t <sub>UVPEN</sub>        | Output Hiccup enable delay        | Relative to soft-start time                                                          |                                                        |      |      |      |      |  |  |
| UVLO                      |                                   |                                                                                      |                                                        |      |      |      |      |  |  |
| 11\/! \                   | IIVI O throobold                  | Wake up VIN voltage                                                                  |                                                        | 3.45 | 3.75 | 4.05 | V    |  |  |
| UVLO                      | UVLO threshold                    | Hysteresis VIN voltage                                                               |                                                        | 0.13 | 0.32 | 0.48 | V    |  |  |

(1) Not production tested

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



## **TYPICAL CHARACTERISTICS TPS562200**

 $V_{IN} = 12 \text{ V}$  (unless otherwise noted).



Figure 1. Supply Current vs Junction Temperature



Figure 2. VIN Shutdown Current vs Junction Temperature



Figure 3. VFB Voltage vs Junction Temperature



Figure 4. EN Current vs EN Voltage



Figure 5. 1.05V Output Voltage vs VIN Voltage



Figure 6. 1.05V Output Voltage vs Output Current



## **TYPICAL CHARACTERISTICS TPS562200 (continued)**





Figure 7. Efficiency vs Output Current



Figure 8. Efficiency vs Output Current (V<sub>IN</sub> = 5 V)



Figure 9. Output Current vs Ambient Temperature



Figure 10. Switching Frequency vs Input Voltage



Figure 11. Switching Frequency vs Output Current



Figure 12. Startup Wave Form

Submit Documentation Feedback



## **TYPICAL CHARACTERISTICS TPS562200 (continued)**

 $V_{IN} = 12 \text{ V}$  (unless otherwise noted).



Figure 13. 1.05V Load Transient Response (I<sub>OUT</sub>: 0.05 A to 2 A)



Figure 14. Voltage Ripple at Output ( $I_0 = 2 A$ )



Figure 15. Voltage Ripple at Input ( $I_0 = 2 A$ )

# TEXAS INSTRUMENTS

#### **TYPICAL CHARACTERISTICS TPS562209**

 $V_{IN} = 12 \text{ V}$  (unless otherwise noted).



Figure 16. Supply Current vs Junction Temperature



Figure 18. VFB Voltage vs Junction Temperature



Figure 20. 1.05V Output Voltage vs VIN Voltage



Figure 17. VIN Shutdown Current vs Junction Temperature



Figure 19. EN Current vs EN Voltage



Figure 21. 1.05V Output Voltage vs Output Current



## **TYPICAL CHARACTERISTICS TPS562209 (continued)**





Figure 22. Efficiency vs Output Current



Figure 23. Efficiency vs Output Current (V<sub>IN</sub> = 5 V)



Figure 24. Output Current vs Ambient Temperature



Figure 25. Switching Frequency vs Input Voltage



Figure 26. Switching Frequency vs Output Current



Figure 27. Startup Wave Form



## **TYPICAL CHARACTERISTICS TPS562209 (continued)**

 $V_{IN}$  = 12 V (unless otherwise noted).



Figure 28. 1.05V Load Transient Response (I<sub>OUT</sub>: 0 A to 2 A)



Figure 29. Voltage Ripple at Output ( $I_{OUT} = 2A$ )



Time = 400 ns/div Figure 30. Voltage Ripple at Input (I<sub>OUT</sub> = 2 A)

2 Submit Documentation Feedback



#### **Detailed Description**

#### **OVERVIEW**

The TPS562200 and TPS562209 are 2-A synchronous step-down converters. The proprietary D-CAP2<sup>™</sup> mode control supports low ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex external compensation circuits. The fast transient response of D-CAP2<sup>™</sup> mode control can reduce the output capacitance required to meet a specific level of performance.

#### The Adaptive On-Time Control and PWM Operation

The main control loop of the TPS562200 and TPS562209 are adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2™ mode control. The D-CAP2™ mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot duration is set proportional to the converter input voltage,  $V_{IN}$ , and inversely proportional to the output voltage,  $V_{O}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2<sup>TM</sup> mode control.

#### Advanced Eco-Mode™ Control (TPS562200)

The TPS562200 is designed with Advanced Eco-mode™ to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The ontime is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation I<sub>OUT(LL</sub>) current can be calculated in Equation 1.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(1)

#### Soft Start and Pre-Biased Soft Start

The TPS562200 and TPS562209 have an internal 1 ms soft-start. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage to the PWM comparator. If the output capacitor is pre-biased at startup, the devices initiate switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage VFB. This scheme ensures that the converters ramp up smoothly into regulation point.

#### **Current Protection**

The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on time of the high-side FET switch, the switch current increases at a linear rate determined by  $V_{IN}$ ,  $V_{OUT}$ , the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current  $I_{OUT}$ . If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. If the over current condition exists consecutive switching cycles, the internal OCL threshold is set to a lower level, reducing the available output current. When a switching cycle occurs where the switch current is not above the lower OCL threshold, the counter is reset and the OCL threshold is returned to the higher value.



There are some important considerations for this type of over-current protection. The load current is higher than the over-current threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the VFB voltage falls below the UVP threshold voltage, the UVP comparator detects it. Then, the device shuts down after the UVP delay time (typically 14  $\mu$ s) and re-start after the hiccup time (typically 12 ms).

When the overcurrent condition is removed, the output voltage returns to the regulated value.

#### **Over Voltage Protection**

TPS562200 and TPS562209 detect overvoltage condition by monitoring the feedback voltage (VFB). When the feedback voltage becomes higher than 125% of the target voltage, the OVP comparator output goes high and both the high-side MOSFET driver and the low-side MOSFET driver turn off. This function is non-latch operation.

#### **UVLO Protection**

Undervoltage lock out protection (UVLO) monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### Thermal Shutdown

The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 155°C), the device is shut off. This is a non-latch protection

Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



#### APPLICATION AND IMPLEMENTATION

#### **DESIGN GUIDE**

#### Step by Step Design Procedure

To begin the design process, the user must know a few application parameters:

- Input voltage range
- Output voltage
- Output current
- Output voltage ripple
- Input voltage ripple



Figure 31. 1.05V/2A Reference Design

#### **Output Voltage Resistors Selection**

The output voltage is set with a resistor divider from the output node to the VFB pin. It is recommended to use 1% tolerance or better divider resistors. Start by using Equation 2 to calculate  $V_{OUT}$ .

To improve efficiency at light loads consider using larger value resistors, too high of resistance will be more susceptible to noise and voltage errors from the VFB input current will be more noticeable.

$$V_{OUT} = 0.765 \times \left(1 + \frac{R2}{R3}\right) \tag{2}$$

#### **Output Filter Selection**

The LC filter used as the output filter has double pole at:

$$\mathsf{F}_\mathsf{P} = \frac{1}{2\pi\sqrt{\mathsf{L}_\mathsf{OUT} \times \mathsf{C}_\mathsf{OUT}}} \tag{3}$$

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a −40 dB per decade rate and the phase drops rapidly. D-CAP2™ introduces a high frequency zero that reduces the gain roll off to −20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor selected for the output filter must be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 1.

Copyright © 2014, Texas Instruments Incorporated

| Output Voltage | R2   | R3   | C7 (pF) <sup>(1)</sup> |     | L1 (µH) |     | C5 + C6       |
|----------------|------|------|------------------------|-----|---------|-----|---------------|
| (V)            | (kΩ) | (kΩ) | MAX                    | MIN | TYP     | MAX | (μ <b>F</b> ) |
| 1              | 15.4 | 49.9 |                        | 1.5 | 2.2     | 4.7 | 20 - 68       |
| 1.05           | 18.7 | 49.9 |                        | 1.5 | 2.2     | 4.7 | 20 - 68       |
| 1.2            | 28.7 | 49.9 |                        | 1.5 | 2.2     | 4.7 | 20 - 68       |
| 1.5            | 47.5 | 49.9 |                        | 1.5 | 2.2     | 4.7 | 20 - 68       |
| 1.8            | 68.1 | 49.9 | 10                     | 1.5 | 2.2     | 4.7 | 20 - 68       |
| 2.5            | 113  | 49.9 | 10                     | 2.2 | 3.3     | 4.7 | 20 - 68       |
| 3.3            | 165  | 49.9 | 10                     | 2.2 | 3.3     | 4.7 | 20 - 68       |
| 5              | 274  | 49.9 | 10                     | 3.3 | 4.7     | 4.7 | 20 - 68       |
| 6.5            | 374  | 49.9 | 10                     | 3.3 | 4.7     | 4.7 | 20 - 68       |

(1) Optional

For higher output voltages, additional phase boost can be achieved by adding a feed forward capacitor (C7) in parallel with R2

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5 and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. Use 650 kHz for  $f_{\rm SW}$ .

Use 650 kHz for  $f_{SW}$ . Make sure the chosen inductor is rated for the peak current of Equation 5 and the RMS current of Equation 6.

$$Il_{P-P} = \frac{V_{OUT}}{V_{IN(MAX)}} \times \frac{V_{IN(MAX)} - V_{OUT}}{L_O \times f_{SW}}$$
(4)

$$Il_{\mathsf{PEAK}} = I_{\mathsf{O}} + \frac{Il_{\mathsf{P-P}}}{2} \tag{5}$$

$$I_{LO(RMS)} = \sqrt{I_0^2 + \frac{1}{12}II_{P-P}^2}$$
(6)

For this design example, the calculated peak current is 2.34 A and the calculated RMS current is 2.01 A. The inductor used is a TDK CLF7045T-2R2N with a peak current rating of 5.5-A and an RMS current rating of 4.3-A

The capacitor value and ESR determines the amount of output voltage ripple. The device is intended for use with ceramic or other low ESR capacitors. Recommended values range from 20  $\mu$ F to 68  $\mu$ F. Use Equation 7 to determine the required RMS current rating for the output capacitor.

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_O \times f_{SW}}$$
(7)

For this design two TDK C3216X5R0J226M 22  $\mu$ F output capacitors are used. The typical ESR is 2 m $\Omega$  each. The calculated RMS current is 0.286 A and each output capacitor is rated for 4 A.

#### **Input Capacitor Selection**

The device requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10  $\mu$ F is recommended for the decoupling capacitor. An additional 0.1  $\mu$ F capacitor(C3) from pin 3 to ground is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage.

#### **Bootstrap Capacitor Selection**

A 0.1  $\mu F$  ceramic capacitor must be connected between the VBST to SW pin for proper operation. It is recommended to use a ceramic capacitor.

Submit Documentation Feedback



#### LAYOUT GUIDELINES

- 1. 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation.
- 2. The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance.
- 3. Provide sufficient vias for the input capacitor and output capacitor.
- 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. A separate VOUT path should be connected to the upper feedback resistor
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield.
- 9. The trace of the VFB node should be as small as possible to avoid noise coupling.
- 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance.



Figure 32. Typical Layout

#### **REVISION HISTORY**

#### Changes from Original (January 2014) to Revision A

**Page** 

\_\_\_\_



### PACKAGE OPTION ADDENDUM

23-Jan-2014

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| TPS562200DDCR    | PREVIEW | SOT          | DDC     | 6    | 3000    | TBD      | Call TI          | Call TI       | -40 to 85    |                |         |
| TPS562200DDCT    | PREVIEW | SOT          | DDC     | 6    | 250     | TBD      | Call TI          | Call TI       | -40 to 85    |                |         |
| TPS562209DDCR    | PREVIEW | SOT          | DDC     | 6    | 3000    | TBD      | Call TI          | Call TI       | -40 to 85    |                |         |
| TPS562209DDCT    | PREVIEW | SOT          | DDC     | 6    | 250     | TBD      | Call TI          | Call TI       | -40 to 85    |                |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

23-Jan-2014

| In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                    |                                 |                                     |                              |                            |

## DDC (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AA (6 pin).



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>